**Spring 2016 Due Date: 04/28/16** 

Design and layout a low noise amplifier with the following specification. You should minimize the power consumption while meeting the specification. Be sure to include bonding pads in your layout (80 µm x80 µm, spacing between the pads should be 80 um. It will be supplied by the TA) as well as including the parasitics associated with the Bond Pads in your design. You should also include parasitic inductance associated with the package. You should integrate as much of the amplifier as possible. However, it may not be possible to integrate everything.

### **LNA Specifications:**

**Operating Frequency** 2.4-2.5 GHz

 $G_{T}$ > 12 dB

 $\Gamma_{\rm in}$ Less than -10 dB

 $\Gamma_{out}$ Less than -10 dB

 $V_{DD}$ 1.1 ~ 1.3 V :

IIP<sub>3</sub> (input) > -7 dBm:

Noise Figure (50  $\Omega$ ) < 2.0 dB

#### **Model and Process Parameters:**

Use the 130-nm MOS transistor model.

For the C<sub>IS</sub> estimation for MOS capacitors, use the junction capacitance data for the polysilicon-to-n-well capacitors.

 $C_{10}$  (area) = 1.0x10<sup>-8</sup> F/cm<sup>2</sup>

 $C_{10}$  (perimeter) = 2.0x10<sup>-12</sup>F/cm

 $\phi_b = 0.6 \text{ V (area, perimeter)}$ 

 $m_J = 0.5$  (area, perimeter).

Substrate resistance: 150  $\Omega$  for 200  $\mu$ m x 200  $\mu$ m n-well area. Assume that the resistance scales inversely with the n-well area.

## Package

8-pin package discussed in class.

## Off chip components

Capacitors: 10, 20, 30 .... 200 pF. Q at 1 GHz is 50. Parasitic series inductance is 0.6

Inductors: 2, 4, 6, 8, .. 30 nH. Q at 2.5 GHz is 50.

# **Variability**

# **On-chip components:**

Capacitances associated with transistors: +/- 10%

On-chip inductor: +/- 3%

MOS capacitors: +/- 10%

External components: +/- 10%.

#### Report Format

The report should include

- 1. Circuit Description.
- 2. Layout Description and philosophies behind the layout.
- 3. Bonding diagram of the IC.
- **4.** Instructions for how the circuit should be used. You may need external components.
- 5. Initial Hand/Matlab Analysis of Your Circuit
- 6. Parasitic Extraction/Estimation
- 7. Circuit Simulation Results
- 8. Comparison between Hand/Matlab Analyses and Simulation Results
- 9. Variability analysis
- 10. Conclusion/Summary.